LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

A novel online offset-cancellation mechanism in a low-power 6-bit 2GS/s flash-ADC

Photo by szolkin from unsplash

This paper presents an online offset-cancellation method which is embedding in a low-power 6-bit flash analog to digital converter. A set of low-offset comparators are employed as the first step… Click to show full abstract

This paper presents an online offset-cancellation method which is embedding in a low-power 6-bit flash analog to digital converter. A set of low-offset comparators are employed as the first step and then utilizing a novel online method leads to eliminate the effect of the relative offset between all comparators that is the origin of the bubble errors. The offset-cancellation mechanism is based on bulk-driven method where it takes about 0.7 µs for the bulk nodes to settle down and cancel the relative offset voltage. Simulation results using HSPICE software with standard 0.18 µm CMOS technology parameters, demonstrate 5.06 ENOB at 2 GS/s with the power consumption of 35 mW and 0.27 FoM.

Keywords: online offset; offset cancellation; cancellation; low power; power bit

Journal Title: Analog Integrated Circuits and Signal Processing
Year Published: 2018

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.