LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

Foreword to the Special Section on Reconfigurable Computing

Photo from wikipedia

In the past two decades, reconfigurable computing has evolved from a niche design technology to a mainstream computing technology, as testified by its use in datacenters and its availability in… Click to show full abstract

In the past two decades, reconfigurable computing has evolved from a niche design technology to a mainstream computing technology, as testified by its use in datacenters and its availability in cloud computing infrastructures. The main reason is that thanks to its flexibility, reconfigurable hardware can serve many different application domains, from arithmeticintensive digital signal-processing applications to narrow niche applications, such as enumerative combinatorics. This special section of the Springer’s Journal of Signal Processing Systems (JSPS) illustrates the diversity in the field of reconfigurable computing with its five papers describing application-specific FPGA accelerators that span a wide spectrum of applications. The five papers presented in this special section are briefly summarized below. The first paper, BA Flexible, High-Performance FPGA Implementation of a Feed-Forward Equalizer for Optical Interconnects up to 112 Gb/s^ by Maragos et al. (10.1007/s11265-016-1201-y) , presents a highperformance FPGA-based architecture aimed at supporting optical interconnects in datacenters. Specifically, the work focuses on the problem of implementing the digital equalization stage, which is addressed through the use of a highly parallel implementation of a feed-forward equalizer (FFE). The results show that links up to 112 Gbps can be supported on state-ofthe-art FPGA devices. The second paper, BAn Exploration Framework for Efficient High-Level Synthesis of Support Vector Machines: Case Study on ECG Arrhythmia Detection for Xilinx Zynq SoC^ by Tsoutsouras et al. (10.1007/s11265-017-1230-1), describes a design exploration framework for Support Vector Machine FPGA accelerators. Their approach is based on High Level Synthesis technology, and is validated on a an ECG analysis and Arrhythmia detection system. Their exploration is performed at two levels, the first one at the behavioral level to expose dataand instruction-level parallelism, and the second one at the architectural level, given the target platform memory system characteristics. The resulting accelerator has been implemented on a Zynq programmable SoC and authors show that the FPGA implementation can achieve a speedup up to 78 × . The next paper, BRImCom: Raster-order Image Compressor for Embedded Video Applications^ by Ugurdag et al. (10.1007/s11265-016-1211-9), presents a hardware solution that enables real-time compression of raster-order video streams. The approach delivers compression factors of 66% in lossless and lossy modes, and is the the first approach to reach 60 fps at Full HD with rate control. Thanks to the proposed approach, on-the-fly compression/decompression can be used for processing HD video streams, thus lowering the pressure on the memory system and leading to reductions in system cost, electromagnetic radiation and power consumption. * Steven Derrien [email protected]

Keywords: special section; processing; system; level; reconfigurable computing

Journal Title: Journal of Signal Processing Systems
Year Published: 2017

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.