LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

Three-level NPC Inverter SVM Implementation on Delfino DSC

Photo from wikipedia

Abstract The aim of the paper is to present implementation of reduced switch count space vector pulse width modulation for three-level neutral point clamped inverters (3L-NPC). The implementation was done… Click to show full abstract

Abstract The aim of the paper is to present implementation of reduced switch count space vector pulse width modulation for three-level neutral point clamped inverters (3L-NPC). The implementation was done using Delfino TMS320F28379D. This dual core digital signal controller (DSC) is used because of compute-intensive nature of implemented modulation. In presented solution the space vector pulse width modulation uses prediction algorithm to reduce the number of individual state changes in power transistors (switch count). This implementation is made because lower number of transistor switching reduces switching losses. The algorithm makes use of additional sets of transistors’ states corresponding to voltages at the output of inverter. Measurements of voltage waveforms and execution time of transistors control algorithm are presented in this paper. Obtained results indicate possibility of further optimization of THD levels and switch count reduction on used DSC.

Keywords: implementation; level npc; three level; delfino; switch count

Journal Title: IFAC-PapersOnLine
Year Published: 2019

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.