LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

Effect of trench depth and gate length shrinking assessment on the analog and linearity performance of TGRC-MOSFET

Abstract This paper discusses the impact of trench depth (Negative Junction Depth (NJD)) and gate length (LG) shrinking on analog and linearity performance of Transparent Gate Recessed Channel (TGRC) MOSFET… Click to show full abstract

Abstract This paper discusses the impact of trench depth (Negative Junction Depth (NJD)) and gate length (LG) shrinking on analog and linearity performance of Transparent Gate Recessed Channel (TGRC) MOSFET with an aim to achieve a reliable and high performance transistor. It is found that device enhances the ION by 38% and thereby improves the analog performance in terms of transconductance, device efficiency, output resistance, and gain. Moreover, linearity figure of merits are also enhanced at lower gate bias in TGRC MOSFET in comparison to conventional and Conventional Recessed Channel (CRC) MOSFET due to reduced harmonic distortions (gm3). Thus, the improved analog and linearity performance at 5 nm NJD and 20 nm LG of TGRC-MOSFET makes it suitable for low power linear RF amplifiers as a nano-scaled device. Thus, these results would serve as a worthy design tool for low power and high performance CMOS circuits.

Keywords: analog linearity; mosfet; gate; tgrc mosfet; performance

Journal Title: Superlattices and Microstructures
Year Published: 2017

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.