LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

A 5G FR2 Power-Amplifier With an Integrated Power-Detector for Closed-Loop EIRP Control

Photo from wikipedia

A fifth-generation (5G) frequency range 2 (FR2) transmitter front end with a fully integrated power detector for enabling closed-loop power control is presented. The power detection path includes a miniature… Click to show full abstract

A fifth-generation (5G) frequency range 2 (FR2) transmitter front end with a fully integrated power detector for enabling closed-loop power control is presented. The power detection path includes a miniature broad-side directional coupler, a sense pair, and a current-mode successive approximation analog-to-digital converter. The stacked power amplifier (PA) implemented in a 28-nm CMOS silicon on insulator (SOI) process delivers 12.5-dBm output power with a power-added efficiency of 10% and an error vector magnitude (EVM) lower than −25 dB with a CP-OFDM/64-QAM/400-MHz bandwidth signal. The PA supports 5G frequency bands n257/n258/n261 covering a frequency range from 24.25 to 29.5 GHz. With a matched output load, the power detector has less than ±0.15-dB error over a 15-dB power dynamic range and 85° temperature range.

Keywords: integrated power; power; power amplifier; power detector; closed loop

Journal Title: IEEE Journal of Solid-State Circuits
Year Published: 2022

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.