Subthreshold and near-threshold operations are viable approaches towards reducing both static and dynamic power in Static Random Access Memory (SRAM). However, supply scaling in SRAM cells is severely limited by… Click to show full abstract
Subthreshold and near-threshold operations are viable approaches towards reducing both static and dynamic power in Static Random Access Memory (SRAM). However, supply scaling in SRAM cells is severely limited by process variations. Additionally, cell performance is greatly affected by local mismatch in subthreshold region, thereby prohibiting low voltage operation. In order to mitigate these issues, we present a ten-transistor (10T) SRAM cell with capability of performing a variation tolerant write operation in deep subthreshold region without the implementation of additional peripheral circuitry or assist technique. The unique topology of the proposed cell also aids in reducing the bit line offset voltage, thereby improving read access performance. In addition to read and write performance, the hold stability has also been improved, resulting in significant Vmin gains. The Vmin of all cells has been evaluated at the
               
Click one of the above tabs to view related content.