LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

Memory-Logic Hybrid Gate With 3-D Stackable Complementary Latches

Photo from wikipedia

In this article, a single-layer complementary latch (CL) and one multilayer CL which are fully compatible with standard FinFET CMOS processes are characterized and their applications are extensively discussed. Through… Click to show full abstract

In this article, a single-layer complementary latch (CL) and one multilayer CL which are fully compatible with standard FinFET CMOS processes are characterized and their applications are extensively discussed. Through the complementary pair with the 3-D stackable twin-bit resistive random-access memory (RRAM) which consists of a TaON-based resistive film, the CLs feature great area efficiency and stable output responses. By measurement, the characteristics of the 3-D stackable twin-bit RRAM are discussed. Besides, the power, output voltage distribution, and data restoration time of the CLs are analyzed and compared.

Keywords: hybrid gate; memory logic; stackable complementary; memory; gate stackable; logic hybrid

Journal Title: IEEE Transactions on Electron Devices
Year Published: 2020

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.