LAUSR.org creates dashboard-style pages of related content for over 1.5 million academic articles. Sign Up to like articles & get recommendations!

Rapid Processing of Wafer-Scale Anti-Reflecting 3D Hierarchical Structures on Silicon and Its Templation

Photo from academic.microsoft.com

Hierarchically structured silicon (Si) surfaces with a combination of micro/nano-structures are highly explored for their unique surface and optical properties. In this context, we propose a rapid and facile electroless… Click to show full abstract

Hierarchically structured silicon (Si) surfaces with a combination of micro/nano-structures are highly explored for their unique surface and optical properties. In this context, we propose a rapid and facile electroless method to realize hierarchical structures on an entire Si wafer of 3″ diameter. The overall process takes only 65 s to complete, unlike any conventional wet chemical approach that often combines a wet anisotropic etching of (100) Si followed by a metal nanoparticle catalyst etching. Hierarchical surface texturing on Si demonstrates a broadband highly reduced reflectance with average R% ~ 2.7% within 300–1400 nm wavelength. The as-fabricated hierarchical structured Si was also templated on a thin transparent layer of Polydimethylsiloxane (PDMS) that further demonstrated prospects for improved solar encapsulation with high optical clarity and low reflectance (90% and 2.8%).

Keywords: rapid processing; anti reflecting; scale anti; processing wafer; hierarchical structures; wafer scale

Journal Title: Materials
Year Published: 2018

Link to full text (if available)


Share on Social Media:                               Sign Up to like & get
recommendations!

Related content

More Information              News              Social Media              Video              Recommended



                Click one of the above tabs to view related content.